A fuzzy-updated cache of automata matching for embedded network processor

Kuo Kun Tseng, Yeong Lin Lai, Chin Cheng Chen, Chih Yu Hsu

研究成果: Article同行評審

2 引文 斯高帕斯(Scopus)

摘要

Light-weight network gateways often employ a cost-effective embedded network processor and have received a strong demand for empowering content filtering services. In this regard, we were motivated to propose a specialized cache, fuzzy-updated cache automata matching (FCAM) circuit for accelerating the embedded network processors. Although automata matching algorithms are robust with deterministic matching time, there is still plenty of room for improving its average-case performance. The proposed FCAM employs cache to accelerate the root state and nonroot state with the multiple characters matching, and applies the fuzzy decision to improve the cache performance. In our experiment, the FPGA implementation of FCAM can perform at the rate of 10.5 Giga bits per second with the patterns of 25,642 bytes. This performance is superior to previous matching hardware in terms of throughput and pattern set.

原文English
頁(從 - 到)401-415
頁數15
期刊Journal of Circuits, Systems and Computers
20
發行號3
DOIs
出版狀態Published - 2011 五月 1

All Science Journal Classification (ASJC) codes

  • Hardware and Architecture
  • Electrical and Electronic Engineering

指紋 深入研究「A fuzzy-updated cache of automata matching for embedded network processor」主題。共同形成了獨特的指紋。

引用此